Public Release: 

Breaking into the third dimension of computer chip design

EUREKA

Despite continuous technical advances in the semiconductor industry, microchips are still composed of laterally-arranged (side-by-side) transistors on a silicon substrate. EUREKA project E! 2259 VSI developed new ways to break through this two dimensional approach and the restrictions it imposes by designing 3-D chips or Vertical System Integration (VSI).

This technology has immediate security benefits which are very desirable since chip cards often contain secure information or monetary values and, therefore, are subject to attack by hackers. "With the new technology, the top sides of the chips are inside the 3-D stack and therefore not accessible to mechanical attacks, electrical probing or a lot of other physical attacks," says Wolfgang Gruber of Infineon Technologies AG, the German lead partner.

Infineon appreciates the co-operation a EUREKA project brings. "EUREKA helped us to find an equipment manufacturer with the necessary know how and skills that are only available in a few companies around the world," explains Gruber. "The EUREKA label is a quality label most people associate with a sophisticated research project of high quality - a big advantage when it comes to convincing someone about your ideas!"

Increased flexibility
Using the 3-D chips, it is cheaper and easier to realise mixed technologies in a range of applications such as next-generation 3G mobile phones, smart cards and 'intelligent cars'.

The Austrian partner Datacon developed the machinery to construct the 3-D chips. "Through our close co-operation with Infineon we were able to produce a machine that could exceed the state-of-the-art in terms of production speed and accuracy," says Christoph Scheiring, Manager of Advanced Technology at Datacon.

The partners have developed two versions of the 3-D stacking. The first will be ready for production in 2004, and is "a cost-efficient, two-layer technology called 'Solid Face to Face' (F2F), in which one or more chips are attached and in contact with a base chip by a soldering process." Gruber explains, "a demonstration chip card with a huge amount of memory capable of fulfilling requirements for future multi-application operating systems has been built."

Work continues on the second version - a multi-layer technology based on F2F that will allow for wiring through a chip to the next chip, thus making stacks of three or more layers possible and further increasing the chip's flexibility and security. This is due to be ready for production in 2007.

###

Disclaimer: AAAS and EurekAlert! are not responsible for the accuracy of news releases posted to EurekAlert! by contributing institutions or for the use of any information through the EurekAlert system.